logo
Recherchez avec le numéro de pièce ainsi que le fabricant ou la description
Preview

ZL30122 - Zarlink Semiconductor

Download Datasheet
Stock / Price

ZL30122 SONET/SDH Low Jitter Line Card Synchronizer

. . . 9 1.1 DPLL Features . . . . . . . 9 1.2 DPLL Mode Of Operation . ..

Features


• Synchronizes with standard telecom system references and synthesizes a wide variety of protected telecom line interface clocks that are compliant with Telcordia GR-253-CORE and ITU-T G.813 Internal APLL provides standard output clock frequencies up to 622.08 MHz with jitter < 3 ps RMS suitable for GR-253-CORE OC-12 and G.813 STM-16 interfaces Programmable output synthesizer generates clock frequencies from any multiple of 8 kHz up to 77.76 MHz in addition to 2 kHz Digital Phase Locked-Loop (DPLL) provides all the features necessary for generating SONET/SDH compliant clocks including automati.

Related Product

No. Partie # Fabricant Description Fiche Technique
1 ZL30120
Zarlink Semiconductor
SONET/SDH/Ethernet Multi-Rate Line Card Synchronizer Datasheet
2 ZL30121
Zarlink Semiconductor
SONET/SDH Low Jitter System Synchronizer Datasheet
3 ZL30123
Zarlink Semiconductor
Low Jitter Line Card Synchronizer Datasheet
4 ZL30100
Zarlink Semiconductor Inc
T1/E1 System Synchronizer Datasheet
5 ZL30101
Zarlink Semiconductor Inc
T1/E1 Stratum 3 System Synchronizer Datasheet
6 ZL30102
Zarlink Semiconductor
T1/E1 Stratum 4/4E Redundant System Clock Synchronizer Datasheet
7 ZL30105
Zarlink Semiconductor
T1/E1/SDH Stratum 3 Redundant System Clock Synchronizer Datasheet
8 ZL30106
Zarlink
SONET/SDH/PDH Network Interface DPLL Datasheet
9 ZL30107
Zarlink Semiconductor
GbE Line Card Synchronizer Datasheet
10 ZL30108
Zarlink Semiconductor
SONET/SDH Network Interface DPLL Datasheet
11 ZL30109
Zarlink Semiconductor
DS1/E1 System Synchronizer Datasheet
12 ZL30110
Zarlink Semiconductor
Telecom Rate Conversion DPLL Datasheet
More datasheet from Zarlink Semiconductor
Depuis 2018 :: D4U Semiconductor :: (Politique de confidentialité et contact