The HEF4073B provides the positive triple 3-input AND function. The outputs are fully buffered for highest noise immunity and pattern insensitivity of output impedance. HEF4073B gates Fig.2 Pinning diagram. HEF4073BP(N): 14-lead DIL; plastic (SOT27-1) HEF4073BD(F): 14-lead DIL; ceramic (cerdip) (SOT73) HEF4073BT(D): 14-lead SO; plastic Fig.1 Functional di.
t AND gate AC CHARACTERISTICS VSS = 0 V; Tamb = 25 °C; CL = 50 pF; input transition times ≤ 20 ns VDD V Propagation delays In → On HIGH to LOW 5 10 15 5 LOW to HIGH Output transition times HIGH to LOW 10 15 5 10 15 5 LOW to HIGH 10 15 tTLH tTHL tPLH tPHL 55 25 20 45 20 15 60 30 20 60 30 20 110 50 40 90 40 30 120 60 40 120 60 40 ns ns ns ns ns ns ns ns ns ns ns ns SYMBOL TYP. MAX. HEF4073B gates TYPICAL EXTRAPOLATION FORMULA 23 ns + (0,55 ns/pF) CL 14 ns + (0,23 ns/pF) CL 12 ns + (0,16 ns/pF) CL 13 ns + (0,55 ns/pF) CL 9 ns + (0,23 ns/pF) CL 7 ns + (0,16 ns/pF) CL 10 ns + (1,0 ns/pF) CL 9 ns .
The HEF4073B is a triple 3-input AND gate. The outputs are fully buffered for highest noise immunity and pattern insens.
No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
1 | HEF4070B |
NXP |
Quad 2-input EXCLUSIVE-OR gate | |
2 | HEF4070B |
nexperia |
Quad 2-input EXCLUSIVE-OR gate | |
3 | HEF4070B-Q100 |
nexperia |
Quad 2-input EXCLUSIVE-OR gate | |
4 | HEF4071B |
NXP |
Quadruple 2-input OR gate | |
5 | HEF4071B |
Philips |
Quadruple 2-input OR gate | |
6 | HEF4071B |
nexperia |
Quad 2-input OR gate | |
7 | HEF4072B |
NXP |
Dual 4-input OR gate | |
8 | HEF4075B |
NXP |
Triple 3-input OR gate | |
9 | HEF4076B |
NXP |
Quadruple D-type register with 3-state outputs | |
10 | HEF4077B |
NXP |
Quadruple exclusive-NOR gate | |
11 | HEF4077B |
nexperia |
Quad 2-input EXCLUSIVE-NOR gate | |
12 | HEF4077B-Q100 |
nexperia |
Quad 2-input EXCLUSIVE-NOR gate |