The 256Mb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a quad-bank DRAM. The DDR SDRAM provides for programmable Read or Write burst lengths of 2, 4 or 8 locations. An Auto Precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the bur.
CAS Latency and Frequency
CAS Latency 2 2.5 Maximum Operating Frequency (MHz)
* DDR333 (-6) DDR300 (-66) 133 133 166 150
• Double data rate architecture: two data transfers per clock cycle
• Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver
• DQS is edge-aligned with data for reads and is centeraligned with data for writes
• Differential clock inputs (CK and CK)
• Four internal banks for concurrent operation
• Data mask (DM) for write data
• DLL aligns DQ and DQS transitions with CK transitions.
• Commands entered on each posit.
No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
1 | NT5DS64M4AW |
Nanya |
(NT5DSxxMxAx) 256Mb DDR333/300 SDRAM | |
2 | NT5DS64M4BF |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
3 | NT5DS64M4BF |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
4 | NT5DS64M4BG |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
5 | NT5DS64M4BS |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
6 | NT5DS64M4BT |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
7 | NT5DS64M4BW |
Nanya Techology |
(NT5DSxxMxBx) 256Mb DDR SDRAM | |
8 | NT5DS64M4CS |
Nanya Techology |
256Mb SDRAM | |
9 | NT5DS64M4CT |
Nanya Techology |
256Mb SDRAM | |
10 | NT5DS64M8AF |
Nanya Techology |
(NT5DSxxMxAF) 512Mb DDR SDRAM | |
11 | NT5DS64M8BF |
Nanya Techology |
(NT5DSxxMxBx) 512Mb DDR SDRAM | |
12 | NT5DS64M8BG |
Nanya Techology |
(NT5DSxxMxBx) 512Mb DDR SDRAM |