The MC100LVEL33 is an integrated ÷4 divider. The LVEL is functionally equivalent to the EL33 and works from a 3.3 V supply. The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple LVEL33’s in a system. The VBB pin, an internally g.
• 630 ps Typical Propagation Delay
• 4.0 GHz Typical Maximum Frequency
• ESD Protection:
♦ > 4 KV Human Body Model ♦ > 200 V Machine Model
• The 100 Series Contains Temperature Compensation
• PECL Mode Operating Range: VCC = 3.0 V to 3.8 V
with VEE = 0 V
• NECL Mode Operating Range: VCC= 0 V
with VEE = −3.0 V to −3.8 V
• Internal Input Pulldown Resistors
• Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
• Moisture Sensitivity:
♦ Level 1 for SOIC−8 ♦ Level 3 for TSSOP−8 ♦ For Additional Information, see Application Note AND8003/D
• Flammability Rating: UL 94 V−0 @ 0.125 in,
Oxygen Index:.
MOTOROLA SEMICONDUCTOR TECHNICAL DATA ÷4 Divider The MC100LVEL33 is an integrated ÷4 divider. The differential clock in.
No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
1 | MC100LVEL30 |
Motorola |
Triple D Flip-Flop | |
2 | MC100LVEL30 |
ON Semiconductor |
Triple D Flip-Flop | |
3 | MC100LVEL31 |
Motorola |
D Flip-Flop | |
4 | MC100LVEL31 |
ON Semiconductor |
3.3V ECL D Flip?Flop | |
5 | MC100LVEL32 |
Motorola |
Divider | |
6 | MC100LVEL32 |
ON Semiconductor |
2 Divider | |
7 | MC100LVEL34 |
ON Semiconductor |
Clock Generation Chip | |
8 | MC100LVEL37 |
Motorola |
ECL/PECL Clock Fanout Buffer | |
9 | MC100LVEL37 |
ON Semiconductor |
Clock Fanout Buffer | |
10 | MC100LVEL38 |
ON Semiconductor |
Clock Generation Chip | |
11 | MC100LVEL38 |
Motorola |
Clock Generation Chip | |
12 | MC100LVEL39 |
Motorola |
2/4 /4/6 Clock Generation Chip |