This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. One device per DIMM is required to drive up to 18 SDRAM loads or two devices per DIMM are required to drive up to 36 SDRAM loads. All inputs are SSTL_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs, which are LVCMOS. All outputs .
1
•2 Member of the Texas Instruments Widebus+ ™Family
• Pinout Optimizes DDR2 DIMM PCB Layout
• 1-to-2 Outputs Supports Stacked DDR2 DIMMs
• One Device Per DIMM Required
• Chip-Select Inputs Gate the Data Outputs from
Changing State and Minimizes System Power Consumption
• Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
• Supports SSTL_18 Data Inputs
• Differential Clock (CLK and CLK) Inputs
• Supports LVCMOS Switching Levels on the Chip-Select Gate-Enable, Control, and RESET Inputs
• Checks Parity on DIMM-Independent Data Inputs
• Supports Industrial Temperatu.
No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
1 | 74SSTUB32864A |
Texas Instruments |
25-Bit Configurable Registered Buffer | |
2 | 74SSTUB32865 |
Texas Instruments |
28-BIT TO 56-BIT REGISTERED BUFFER | |
3 | 74SSTUB32865A |
Texas Instruments |
28-BIT TO 56-BIT REGISTERED BUFFER | |
4 | 74SSTUB32866A |
Texas Instruments |
25-Bit Configurable Registered Buffer | |
5 | 74SSTUB32868A |
Texas Instruments |
28-Bit to 56-Bit Registered Buffer | |
6 | 74S00 |
ETC |
QUAD 2-input NAND GATE | |
7 | 74S04 |
National Semiconductor |
HEX INVERTING GATES | |
8 | 74S04 |
Texas Instruments |
Hex Inverters | |
9 | 74S08 |
Fairchild Semiconductor |
Quad 2-Input AND Gate | |
10 | 74S08 |
National Semiconductor |
Quad 2-Input AND Gates | |
11 | 74S08 |
Texas Instruments |
Quadruple 2-Input Positive-AND Gates | |
12 | 74S08N |
Fairchild Semiconductor |
Quad 2-Input AND Gate |