logo
Recherchez avec le numéro de pièce ainsi que le fabricant ou la description
Preview

74HCT109D - nexperia

Download Datasheet
Stock / Price

74HCT109D Dual JK flip-flop

The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as desc.

Features


• J and K inputs for easy D-type flip-flop
• Toggle flip-flop or "do nothing" mode
• Wide supply voltage range:
• For 74HC109: from 2.0 V to 6.0 V
• For 74HCT109: from 4.5 V to 5.5 V
• CMOS low power dissipation
• High noise immunity
• Input levels:
• For 74HC109: CMOS level
• For 74HCT109: TTL level
• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
• 74HC109 complies with JEDEC standards:
• JESD8C (2.7 V to 3.6 V)
• JESD7A (2.0 V to 6.0 V)
• 74HCT109 complies with JEDEC standard JESD7A (2.0 V to 6.0 V)
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-A exc.

Related Product

No. Partie # Fabricant Description Fiche Technique
1 74HCT109
nexperia
Dual JK flip-flop Datasheet
2 74HCT109
Philips
Dual JK flip-flop Datasheet
3 74HCT109-Q100
nexperia
Dual JK flip-flop Datasheet
4 74HCT10
Philips
Triple 3-input NAND gate Datasheet
5 74HCT10
nexperia
Triple 3-input NAND gate Datasheet
6 74HCT10-Q100
nexperia
Triple 3-input NAND gate Datasheet
7 74HCT107
Philips
Dual JK flip-flop Datasheet
8 74HCT107
nexperia
Dual JK flip-flop Datasheet
9 74HCT107-Q100
nexperia
Dual JK flip-flop Datasheet
10 74HCT107D
nexperia
Dual JK flip-flop Datasheet
11 74HCT10D
nexperia
Triple 3-input NAND gate Datasheet
12 74HCT10DB
nexperia
Triple 3-input NAND gate Datasheet
More datasheet from nexperia
Depuis 2018 :: D4U Semiconductor :: (Politique de confidentialité et contact