The DS90CR286AT-Q1 receiver converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data. The receiver data outputs strobe on the output clock's rising edge. The receiver LVDS clock operates at rates from 20 to 66 MHz. The DS90CR286AT-Q1 phase-locks to the input LVDS clock, samples the serial bit streams at t.
•1 20 to 66 MHz Shift Clock Support
• 50% Duty Cycle on Receiver Output Clock
• Best
–in
–Class Setup & Hold Times on Rx Outputs
• Rx Power Consumption < 270 mW (typ) at 66
MHz Worst Case
• Rx Power-down Mode < 200 μW (max)
• ESD Rating: 4 kV (HBM), 1 kV (CDM)
• PLL Requires No External Components
• Compatible with TIA/EIA-644 LVDS Standard
• Low Profile 56-Pin DGG (TSSOP) Package
• Operating Temperature: −40°C to +105°C
• Automotive AEC-Q100 Grade 2 Qualified
2 Applications
• Video Displays
• Automotive Infotainment
• Industrial Printers and Imaging
• Digital Video Transport
• Machine Vision
• .
No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
1 | DS90CR286A |
National Semiconductor |
+3.3V Rising Edge Data Strobe LVDS Receiver | |
2 | DS90CR286A |
Texas Instruments |
3.3-V Rising Edge Data Strobe LVDS Receiver | |
3 | DS90CR286 |
National Semiconductor |
+3.3V Rising Edge Data Strobe LVDS | |
4 | DS90CR286 |
Texas Instruments |
+3.3V Rising Edge Data Strobe LVDS | |
5 | DS90CR281 |
National Semiconductor |
28-Bit Channel Link | |
6 | DS90CR282 |
National Semiconductor |
28-Bit Channel Link | |
7 | DS90CR283 |
National Semiconductor |
28-Bit Channel Link | |
8 | DS90CR284 |
National Semiconductor |
28-Bit Channel Link | |
9 | DS90CR285 |
National Semiconductor |
+3.3V Rising Edge Data Strobe LVDS | |
10 | DS90CR285 |
Texas Instruments |
+3.3V Rising Edge Data Strobe LVDS | |
11 | DS90CR287 |
National Semiconductor |
28-Bit Channel Link | |
12 | DS90CR287 |
Texas Instruments |
+3.3V Rising Edge Data Strobe LVDS |