No. | Partie # | Fabricant | Description | Fiche Technique |
---|---|---|---|---|
|
|
Texas Instruments |
OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the posit |
|
|
|
Texas Instruments |
Quadruple 2-Input Positive-NOR Gates A NC 7 15 NC 2A 8 14 3Y 9 10 11 12 13 3B 3A NC GND 2B logic symbol† 2 1A ≥1 1 3 1Y 1B 5 2A 4 6 2Y 2B 8 3A 10 9 3Y 3B 11 4A 13 12 4Y 4B † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication |
|
|
|
Texas Instruments |
Octal D-Type EDGE-Triggered Flip-Flop 3-state outputs designed for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the ′ACT11534 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q output |
|
|
|
Texas Instruments |
32-Bit Dual-Supply Bus Transceiver • Member of the Texas Instruments Widebus+™ Family • Control Inputs VIH/VIL Levels Referenced to VCCA Voltage • VCC Isolation Feature – If Either VCC Input is at GND, Both Ports are in the High-Impedance State • Overvoltage-Tolerant Inputs/Outputs Al |
|
|
|
Texas Instruments |
SCAN TEST DEVICES ndom Pattern Generation From Outputs – Sample Inputs/Toggle Outputs – Binary Count From Outputs – Device Identification – Even-Parity Opcodes D Packaged in 64-Pin Plastic Thin Quad Flat (PM) Packages Using 0.5-mm Center-to-Center Spacings and 68-Pin |
|
|
|
Texas Instruments |
OCTAL BUFFERS/LINE DRIVERS a high fan-out. The 54AC11241 is characterized for operation over the full military temperature range of – 55°C to 125°C. The 74AC11241 is characterized for operation from – 40°C to 85°C. 54AC11241, 74AC11241 OCTAL BUFFERS/LINE DRIVERS WITH 3-STATE |
|
|
|
Texas Instruments |
8-Bit Binary Counter ual positive-edge triggered clocks. The function tables show the operation of the counter clock-enable (CCKEN, CCKEN) and output-enable (OE, OE) inputs. The counter input has direct load and clear functions. A low-going RCO pulse is obtained when the |
|
|
|
Texas Instruments |
Hex Drivers 8 6Y NC 5 17 NC 2Y 6 16 5A NC 7 15 NC 3A 8 14 5Y 9 10 11 12 13 4A NC − No internal connection logic symbol† logic diagram (positive logic) 1 1A 3 2A 5 3A 9 4A 11 5A 13 6A 2 1Y 4 2Y 6 3Y 8 4Y 10 5Y 12 6Y † This symbol is in accordance |
|
|
|
Texas Instruments |
16-BIT BUFFERS/DRIVERS tive-low output-enable (OE) inputs. SN54ABT162244 . . . WD PACKAGE SN74ABT162244 . . . DGG, DGV, OR DL PACKAGE (TOP VIEW) 1OE 1 1Y1 2 1Y2 3 GND 4 1Y3 5 1Y4 6 VCC 7 2Y1 8 2Y2 9 GND 10 2Y3 11 2Y4 12 3Y1 13 3Y2 14 GND 15 3Y3 16 3Y4 17 VCC 18 4Y1 19 4Y |
|
|
|
Texas Instruments |
3-Line to 8-Line Decoder/DeMultiplexer to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory are usually less than the typical access time of the memory. This me |
|
|
|
Texas Instruments |
HEX INVERTER 1 • Operating Range 2-V to 5.5-V • Latch-Up Performance Exceeds 250 mA Per JESD 17 • ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1000-V Charged-Device Model (C101) SN54AHC04 . . . JORWP ACKAGE |
|
|
|
Texas Instruments |
OCTAL BUFFER/LINE DRIVER nsmitters. Together with the ’ACT11240, this device provides the choice of various combinations of inverting and noninverting outputs. The 74ACT11244 is characterized for operation from −40°C to 85°C. FUNCTION TABLE OUTPUT ENABLE 1OE, 2OE DATA INP |
|
|
|
Texas Instruments |
18-BIT BUS-INTERFACE FLIP-FLOPS 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, parity bus interfacing, and working registers. The ’ACT16823 can |
|
|
|
Texas Instruments |
18-BIT BUS TRANSCEIVERS om the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the output-enable (OEAB or OEBA) inputs. 54ACT16863 . . . WD PACKAGE 74ACT16863 . . . DL PACKAGE (TOP VIEW) 1OEAB 1 1B1 2 1B2 3 GND 4 1B3 5 1B4 6 VCC 7 1B5 8 |
|
|
|
Texas Instruments |
OCTAL TRANSCEIVERS AND LINE/MOS DRIVERS or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so the buses are effectively isolated. A8 GND B8 SN54ABT2245 . . . J OR W PACKAGE S |
|
|
|
Texas Instruments |
18-BIT UNIVERSAL BUS TRANSCEIVERS allow data flow in transparent, latched, and clocked modes. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the |
|
|
|
ETCTI |
Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear And Preset (Rev. C) |
|
|
|
Texas Instruments |
SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTER a fully independent clock circuit. Changes at the control inputs (CTEN and D/U) that will modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter will be dictated solely by the condit |
|
|
|
Texas Instruments |
16-BIT BUFFERS/DRIVERS ce state. SN54AHC16540 . . . WD PACKAGE SN74AHC16540 . . . DGG, DGV, OR DL PACKAGE (TOP VIEW) 1OE1 1Y1 1Y2 GND 1Y3 1Y4 VCC 1Y5 1Y6 GND 1Y7 1Y8 2Y1 2Y2 GND 2Y3 2Y4 VCC 2Y5 2Y6 GND 2Y7 2Y8 2OE1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 2 |
|
|
|
Texas Instruments |
ESD-PROTECTED VOLTAGE-TRANSLATION TRANSCEIVER • Transceiver for Memory Card Interface [MultiMediaCard (MMC), Secure Digital (SD), Memory Stick™ Compliant Products, SmartMedia Card, and xD-Picture Card™] • Configurable I/O Switching Levels With Dual-Supply Pins Operating Over Full 1.4-V to 3.6-V |
|